Part Number Hot Search : 
6961SZ UT54ACS DEVICE C74VC 220CA AD7524LP W0402 SMDJ90CA
Product Description
Full Text Search
 

To Download 2000358 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 PMC-Sierra,Inc.
PM7367 FREEDM-32P32
32 link, 32 Channel Data Link Manager with PCI Interface
FEATURES
* High density HDLC controller ideal for Internet access, Frame Relay, and Multiservice Switch equipment supporting rates ranging from 56 Kbit/s to 52 Mbit/s. * Supports 32 full-duplex and independently-timed links. * Supports 32 full-duplex HDLC or transparent channels. * Supports a TimePipe architecture that enables any physical link to be flexibly mapped to one or more HDLC channels. * Provides 8 KB partial packet FIFO in each transmit and receive direction to compensate for PCI bus latency during data transfers. The 8 KB partial packet FIFO is arranged as 512 blocks of 16byte buffers. * The TimePipe architecture supports programmable assignment of partial packet buffers to HDLC channels. * Two physical links can support up to 52 Mbit/s; the remaining 30 physical links can individually support up to 10 Mbit/s. * Supports a mix of channelized and unchannelized links. * The maximum aggregate clock rate is 64 MHz. When the device is interfaced to two T3 or HSSI links, the maximum aggregate clock rate is 104 MHz. * For channelized operation, the channel assignment supports up to 24 timeslots for a T1 link and 31 timeslots for an E1 link. Timeslots assigned to a common HDLC channel can be noncontiguous. * Performs flag delineation, bit destuffing, CRC verification using either CRC-32 or CRC-CCITT algorithm, and length checking on receive HDLC channels. * Performs flag insertion, bit stuffing, and FCS calculation using either CRC-32 or CRC-CCITT algorithm and length checking on transmit HDLC channels. * On the system side, provides a 33 MHz, 32-bit PCI 2.1 compatible bus interface. * Implements efficient transmit and receive DMA controllers to support burst data transfers between partial packet FIFO and packet memory. * Supports scatter-gather capabilities whereby a packet can span multiple buffers. * Supports line-side loopback on a perlink basis and system-side loopback on a per-HDLC channel basis. * Software-compatible with the PM7364 FREEDM-32. * Provides a standard 5-signal P1149.1 JTAG test port for boundary scan test board purposes. * Implemented in low power 3.3 V CMOS technology with 5 V-tolerant inputs. * Packaged in a 272-pin Plastic Ball Grid Array (PBGA) package.
APPLICATIONS
* Ideal for applications requiring HDLC, PPP, and transparent protocol processing for physical links, such as T1, E1, T3, E3, xDSL, and HSSI. * Frame-based Interfaces for Internet Access and Multiservice Switch equipment. * FUNI or Frame Relay service interworking interfaces for ATM switches and multiplexers.
BLOCK DIAGRAM
RBCLK RBD
AD[31:0] C/BEB[3:0] PAR FRAMEB RD[31:0] RCAS Receive Channel Assigner RHDL Receive HDLC Processor/ Partial Packet Buffer PMON Performance Monitor TD[31:0] THDL Transmit HDLC Processor/ Partial Packet Buffer TimePipe Architecture JTAG Port RMAC Receive DMA Controller GPIC PCI Controller TMAC Transmit DMA Controller TRDYB IRDYB STOPB DEVSELB IDSEL LOCKB REQB GNTB PERRB SERRB PCIINTB PCICLK PCICLKO SYSCLK
RCLK[31:0]
TCLK[31:0]
TCAS Transmit Channel Assigner
PMC-2000358 (r2)
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS' INTERNAL USE
PMCTEST
TRSTB
TBCLK
TDI TDO
TBD
TMB
TCK
(c) Copyright PMC-Sierra, Inc. 2001
PM7367 FREEDM-32P32 32 link, 32 Channel Data Link Manager with PCI Interface
TYPICAL APPLICATIONS
HIGH DENSITY UNCHANNELIZED T1/E1/J1 INTERFACES
33 MHz PCI Bus 4 T1/E1 PM4354 COMETQUAD Processor PM7367 FREEDM32P32 x8 4 T1/E1 PM4354 COMETQUAD Packet Memory
CHANNELIZED DS3 INTERFACE
33 MHz PCI Bus
Processor DS3 LIU PM8315 TEMUX PM7367 FREEDM32P32 Packet Memory
Head Office: PMC-Sierra, Inc. 8555 Baxter Place Burnaby, B.C. V5A 4V7 Canada Tel: 604.415.6000 Fax: 604.415.6200
To order documentation, send email to: document@pmc-sierra.com or contact the head office, Attn: Document Coordinator
All product documentation is available on our web site at: http://www.pmc-sierra.com For corporate information, send email to: info@pmc-sierra.com
PMC-2000358 (r2) (c) Copyright PMC-Sierra, Inc. 2001. All rights reserved. August 2001 TimePipe, COMET-QUAD, FREEDM-32P32, TEMUX, and PMC-Sierra are trademarks of PMC-Sierra, Inc.
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS' INTERNAL USE


▲Up To Search▲   

 
Price & Availability of 2000358

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X